Please use this identifier to cite or link to this item: http://hdl.handle.net/11455/44238
DC FieldValueLanguage
dc.contributor.authorYang, Z.H.en_US
dc.contributor.author范志鵬zh_TW
dc.contributor.authorChen, Y.T.en_US
dc.contributor.authorFan, C.P.en_US
dc.date2010zh_TW
dc.date.accessioned2014-06-06T08:12:03Z-
dc.date.available2014-06-06T08:12:03Z-
dc.identifier.issn0253-3839zh_TW
dc.identifier.urihttp://hdl.handle.net/11455/44238-
dc.description.abstractThe development of a high-throughput and low-cost medium access control (MAC) layer design is a very important issue for wireless local area network (WLAN) communication. In this paper, the proposed MAC-layer hardware architecture is simplified by using a small number of finite state machines (FSMs) and a low-latency parallel processing architecture. The FSMs on both the transmitter (TX) and receiver (RX) sides can be operated at low power. In the MAC-layer receiver, an efficient low-complexity timestamp controller is proposed for fast timing synchronization. We implement the distributed coordination function (DCF) of the MAC protocol in IEEE 802.11a/b/g standards within the ad-hoc configuration. The proposed MAC-layer hardware is implemented with Xilinx XC4VLX60 FPGA, the hardware area needs 5944 slices, and the effective throughput is 147.6 Mbps. With TSMC 0.18 mu m CMOS process, the effective throughput at the maximum working frequency 83.3 MHz is 299.88 Mbps, which is larger than the standard IEEE 802.11 g requirement, i.e. 54 Mbps.en_US
dc.language.isoen_USzh_TW
dc.relationJournal of the Chinese Institute of Engineersen_US
dc.relation.ispartofseriesJournal of the Chinese Institute of Engineers, Volume 33, Issue 4, Page(s) 551-562.en_US
dc.relation.urihttp://dx.doi.org/10.1080/02533839.2010.9671643en_US
dc.subjectMAC-layer designen_US
dc.subjectlow latencyen_US
dc.subjecthigh throughputen_US
dc.subjectFPGA verificationen_US
dc.titleDESIGN AND VERIFICATION OF HIGH-THROUGHPUT IEEE 802.11 MAC-LAYER HARDWARE IP WITH FPGA PLATFORMen_US
dc.typeJournal Articlezh_TW
dc.identifier.doi10.1080/02533839.2010.9671643zh_TW
Appears in Collections:電機工程學系所
文件中的檔案:

取得全文請前往華藝線上圖書館



Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.